Renesas RX66T
Jump to navigation
Jump to search
The Renesas RX66T are microcontrollers from Renesas, which are based on the RXv3 architecture.
Flash Banks
| Flash bank | Base address | J-Link support | Flasher support | Loader | |
|---|---|---|---|---|---|
| Name | Bank size | ||||
| Internal data flash | 0x00100000 | Default | 32 KB | ||
| Option setting flash | 0x00120040 | Default | 64 B | ||
| User boot area | 0xFF7FFFE8 | ||||
| Internal program flash | 0xFFF00000/0xFFF80000/0xFFFC0000 | Default | 256/512/1024 KB | ||
Debugger Authentication
If necessary, a debugger authentication via RX ID Code is performed as part of the connect sequence.
See article on Renesas RX cores for further information.
Debug Mode
When using FINE interface, a debug mode is enabled as part of the connect sequence and disabled on debug session close.
Enabling / disabling the debug mode requires writing to the flash.
See article on Renesas RX cores for further information.
Supported debug interfaces
The following debug interfaces are supported:
- JTAG
- FINE